MSP430 Instructions
4-109
16-Bit MSP430X CPU
SWPB
Swap bytes
Syntax
SWPB
dst
Operation
dst.15:8
⇔
dst.7:0
Description
The high and the low byte of the operand are exchanged. PC.19:16 bits are
cleared in register mode.
Status Bits
Not affected
Mode Bits
OSCOFF, CPUOFF, and GIE are not affected.
Example
Exchange the bytes of RAM word EDE (lower 64 K).
MOV
#1234h,&EDE
; 1234h -> EDE
SWPB
&EDE
; 3412h -> EDE
Figure 4−42. Swap Bytes in Memory
15
8
7
0
15
8
7
0
Low Byte
Low Byte
High Byte
High Byte
Before SWPB
After SWPB
Figure 4−43. Swap Bytes in a Register
15
8
7
0
15
8
7
0
Low Byte
Low Byte
High Byte
High Byte
Before SWPB
After SWPB
0
x
0
...
19
19
16
16
Summary of Contents for MSP430x4xx Family
Page 1: ...MSP430x4xx Family 2007 Mixed Signal Products User s Guide SLAU056G ...
Page 2: ......
Page 6: ...vi ...
Page 114: ...3 76 RISC 16 Bit CPU ...
Page 304: ...5 20 FLL Clock Module ...
Page 340: ...7 8 Supply Voltage Supervisor ...
Page 348: ...8 8 16 Bit Hardware Multiplier ...
Page 372: ...9 24 32 Bit Hardware Multiplier ...
Page 400: ...10 28 DMA Controller ...
Page 428: ...13 10 Basic Timer1 ...
Page 466: ...15 24 Timer_A ...
Page 522: ...17 30 USART Peripheral Interface UART Mode ...
Page 544: ...18 22 USART Peripheral Interface SPI Mode ...
Page 672: ...23 12 Comparator_A ...
Page 692: ...24 20 LCD Controller ...
Page 746: ...26 28 ADC12 ...