ADC12 Registers
26-24
ADC12
ADC12
SSELx
Bits
4-3
ADC12 clock source select
00
ADC12OSC
01
ACLK
10
MCLK
11
SMCLK
CONSEQx
Bits
2-1
Conversion sequence mode select
00
Single-channel, single-conversion
01
Sequence-of-channels
10
Repeat-single-channel
11
Repeat-sequence-of-channels
ADC12
BUSY
Bit 0
ADC12 busy. This bit indicates an active sample or conversion operation.
0
No operation is active.
1
A sequence, sample, or conversion is active.
ADC12MEMx, ADC12 Conversion Memory Registers
15
14
13
12
11
10
9
8
0
0
0
0
Conversion Results
r0
r0
r0
r0
rw
rw
rw
rw
7
6
5
4
3
2
1
0
Conversion Results
rw
rw
rw
rw
rw
rw
rw
rw
Conversion
Results
Bits
15-0
The 12-bit conversion results are right-justified. Bit 11 is the MSB. Bits 15-12
are always 0. Writing to the conversion memory registers will corrupt the
results.
Summary of Contents for MSP430x4xx Family
Page 1: ...MSP430x4xx Family 2007 Mixed Signal Products User s Guide SLAU056G ...
Page 2: ......
Page 6: ...vi ...
Page 114: ...3 76 RISC 16 Bit CPU ...
Page 304: ...5 20 FLL Clock Module ...
Page 340: ...7 8 Supply Voltage Supervisor ...
Page 348: ...8 8 16 Bit Hardware Multiplier ...
Page 372: ...9 24 32 Bit Hardware Multiplier ...
Page 400: ...10 28 DMA Controller ...
Page 428: ...13 10 Basic Timer1 ...
Page 466: ...15 24 Timer_A ...
Page 522: ...17 30 USART Peripheral Interface UART Mode ...
Page 544: ...18 22 USART Peripheral Interface SPI Mode ...
Page 672: ...23 12 Comparator_A ...
Page 692: ...24 20 LCD Controller ...
Page 746: ...26 28 ADC12 ...