Scan IF Registers
30-43
Scan IF
SIFVCC2
Bit 8
Mid-voltage generator
0
AV
CC
/2 generator is off
1
AV
CC
/2 generator is on if SIFSH = 0
SIFSH
Bit 7
Sample-and-hold enable
0
Sample-and-hold is disabled
1
Sample-and-hold is enabled
SIFTEN
Bit 6
Excitation enable
0
Excitation circuitry is disabled
1
Excitation circuitry is enabled
SIFTCH1x
Bits
5-4
These bits select the comparator input for test channel 1.
00
Comparator input is SIFCH0 when SIFCAX = 0
Comparator input is SIFCI0 when SIFCAX = 1
01
Comparator input is SIFCH1 when SIFCAX = 0
Comparator input is SIFCI1 when SIFCAX = 1
10
Comparator input is SIFCH2 when SIFCAX = 0
Comparator input is SIFCI2 when SIFCAX = 1
11
Comparator input is SIFCH3 when SIFCAX = 0
Comparator input is SIFCI3 when SIFCAX = 1
SIFTCH0x
Bits
3-2
These bits select the comparator input for test channel 0.
00
Comparator input is SIFCH0 when SIFCAX = 0
Comparator input is SIFCI0 when SIFCAX = 1
01
Comparator input is SIFCH1 when SIFCAX = 0
Comparator input is SIFCI1 when SIFCAX = 1
10
Comparator input is SIFCH2 when SIFCAX = 0
Comparator input is SIFCI2 when SIFCAX = 1
11
Comparator input is SIFCH3 when SIFCAX = 0
Comparator input is SIFCI3 when SIFCAX = 1
SIFTCH1
OUT
Bit 1
AFE output for test channel 1
SIFTCH0
OUT
Bit 0
AFE output for test channel 0
Summary of Contents for MSP430x4xx Family
Page 1: ...MSP430x4xx Family 2007 Mixed Signal Products User s Guide SLAU056G ...
Page 2: ......
Page 6: ...vi ...
Page 114: ...3 76 RISC 16 Bit CPU ...
Page 304: ...5 20 FLL Clock Module ...
Page 340: ...7 8 Supply Voltage Supervisor ...
Page 348: ...8 8 16 Bit Hardware Multiplier ...
Page 372: ...9 24 32 Bit Hardware Multiplier ...
Page 400: ...10 28 DMA Controller ...
Page 428: ...13 10 Basic Timer1 ...
Page 466: ...15 24 Timer_A ...
Page 522: ...17 30 USART Peripheral Interface UART Mode ...
Page 544: ...18 22 USART Peripheral Interface SPI Mode ...
Page 672: ...23 12 Comparator_A ...
Page 692: ...24 20 LCD Controller ...
Page 746: ...26 28 ADC12 ...