FLL+ Clock Module Registers
5-18
FLL+ Clock Module
FLL_CTL2, FLL+ Control Register 2 (MSP430x47x only)
7
6
5
4
3
2
1
0
XT2Sx
Reserved
rw−0
rw−0
r0
r0
r0
r0
r0
r0
XT2Sx
Bits
7-6
XT2 range select. These bits select the frequency range for XT2.
00
0.4 − 1MHz crystal or resonator
01
1 − 3MHz crystal or resonator
10
3 − 16MHz crystal or resonator
11
Digital external 0.4 − 16MHz clock source
Reserved
Bits
5-0
Reserved.
IE1, Interrupt Enable Register 1
7
6
5
4
3
2
1
0
OFIE
rw−0
Bits
7-2
These bits may be used by other modules. See device-specific datasheet.
OFIE
Bit 1
Oscillator fault interrupt enable. This bit enables the OFIFG interrupt.
Because other bits in IE1 may be used for other modules, it is recommended
to set or clear this bit using
BIS.B
or
BIC.B
instructions, rather than
MOV.B
or
CLR.B
instructions.
0
Interrupt not enabled
1
Interrupt enabled
Bits 0
This bit may be used by other modules. See device-specific datasheet.
Summary of Contents for MSP430x4xx Family
Page 1: ...MSP430x4xx Family 2007 Mixed Signal Products User s Guide SLAU056G ...
Page 2: ......
Page 6: ...vi ...
Page 114: ...3 76 RISC 16 Bit CPU ...
Page 304: ...5 20 FLL Clock Module ...
Page 340: ...7 8 Supply Voltage Supervisor ...
Page 348: ...8 8 16 Bit Hardware Multiplier ...
Page 372: ...9 24 32 Bit Hardware Multiplier ...
Page 400: ...10 28 DMA Controller ...
Page 428: ...13 10 Basic Timer1 ...
Page 466: ...15 24 Timer_A ...
Page 522: ...17 30 USART Peripheral Interface UART Mode ...
Page 544: ...18 22 USART Peripheral Interface SPI Mode ...
Page 672: ...23 12 Comparator_A ...
Page 692: ...24 20 LCD Controller ...
Page 746: ...26 28 ADC12 ...