SD16_A Registers
28-23
SD16_A
SD16CTL, SD16_A Control Register
15
14
13
12
11
10
9
8
Reserved
SD16XDIVx
SD16LP
r0
r0
r0
r0
rw−0
rw−0
rw−0
rw−0
7
6
5
4
3
2
1
0
SD16DIVx
SD16SSELx
SD16
VMIDON
SD16
REFON
SD16OVIE
Reserved
rw−0
rw−0
rw−0
rw−0
rw−0
rw−0
rw−0
r0
Reserved
Bits
15-12
Reserved
SD16XDIVx
Bits
11-9
SD16_A clock divider
000 /1
001 /3
010 /16
011 /48
1xx
Reserved
SD16LP
Bit 8
Low power mode. This bit selects a reduced speed, reduced power mode
0
Low-power mode is disabled
1
Low-power mode is enabled. The maximum clock frequency for the
SD16_A is reduced.
SD16DIVx
Bits
7-6
SD16_A clock divider
00
/1
01
/2
10
/4
11
/8
SD16SSELx
Bits
5-4
SD16_A clock source select
00
MCLK
01
SMCLK
10
ACLK
11
External TACLK
SD16
VMIDON
Bit 3
V
MID
buffer on
0
Off
1
On
SD16
REFON
Bit 2
Reference generator on
0
Reference off
1
Reference on
SD16OVIE
Bit 1
SD16_A overflow interrupt enable. The GIE bit must also be set to enable the
interrupt.
0
Overflow interrupt disabled
1
Overflow interrupt enabled
Reserved
Bit 0
Reserved
Summary of Contents for MSP430x4xx Family
Page 1: ...MSP430x4xx Family 2007 Mixed Signal Products User s Guide SLAU056G ...
Page 2: ......
Page 6: ...vi ...
Page 114: ...3 76 RISC 16 Bit CPU ...
Page 304: ...5 20 FLL Clock Module ...
Page 340: ...7 8 Supply Voltage Supervisor ...
Page 348: ...8 8 16 Bit Hardware Multiplier ...
Page 372: ...9 24 32 Bit Hardware Multiplier ...
Page 400: ...10 28 DMA Controller ...
Page 428: ...13 10 Basic Timer1 ...
Page 466: ...15 24 Timer_A ...
Page 522: ...17 30 USART Peripheral Interface UART Mode ...
Page 544: ...18 22 USART Peripheral Interface SPI Mode ...
Page 672: ...23 12 Comparator_A ...
Page 692: ...24 20 LCD Controller ...
Page 746: ...26 28 ADC12 ...