5.6 The HWREna register - Control user rdhwr access
Programming the MIPS32® 74K™ Core Family, Revision 02.14
76
HWREna[CCRes]
: Set this bit 1 so a user-mode
rdhwr 3
can determine whether
Count
runs at the full clock rate or
some divisor.
HWREna[CC]
: Set this bit 1 so a user-mode
rdhwr 2
can read out the value of the
Count
register.
HWREna[SYNCI_Step]
: Set this bit 1 so a user-mode
rdhwr 1
can read out the cache line size (actually, the smaller
of the L1 I-cache line size and D-cache line size). That line size determines the step between successive uses of the
synci
instruction, which does the cache manipulation necessary to ensure that the CPU can correctly execute
instructions which you just wrote.
HWREna[CPUNum]
: Set this bit 1 so a user-mode
rdhwr 0
reads out the CPU ID number, as found in
EBase[CPUNum]
.
Summary of Contents for MIPS32 74K Series
Page 1: ...Document Number MD00541 Revision 02 14 March 30 2011 Programming the MIPS32 74K Core Family...
Page 10: ...Programming the MIPS32 74K Core Family Revision 02 14 10...
Page 54: ...3 8 The TLB and translation Programming the MIPS32 74K Core Family Revision 02 14 54...
Page 83: ......
Page 101: ...The MIPS32 DSP ASE 101 Programming the MIPS32 74K Core Family Revision 02 14...
Page 134: ...8 4 Performance counters Programming the MIPS32 74K Core Family Revision 02 14 134...