Rev. 5.00, 12/03, page 940 of 1088
Module
Register
Abbreviation R/W
Initial Value Address
*
1
Port E
Port E data direction register
PEDDR
W
H'00
H'FEBD
Port E data register
PEDR
R/W
H'00
H'FF6D
Port E register
PORTE
R
Undefined
H'FF5D
Port E MOS pull-up control register PEPCR
R/W
H'00
H'FF74
Port F
Port F data direction register
PFDDR
W
H'80/H'00
*
17
H'FEBE
Port F data register
PFDR
R/W
H'00
H'FF6E
Port F register
PORTF
R
Undefined
H'FF5E
Port function control register 1
PFCR1
R/W
H'0F
H'FF45
Port function control register 2
PFCR2
R/W
H'30
H'FFAC
System control register
SYSCR
R/W
H'01
H'FF39
Port G
Port G data direction register
PGDDR
W
H'10/H'00
*
17
*
18
H'FEBF
Port G data register
PGDR
R/W
H'00
*
18
H'FF6F
Port G register
PORTG
R
Undefined
*
18
H'FF5F
Port function control register 1
PFCR1
R/W
H'0F
H'FF45
Port function control register 2
PFCR2
R/W
H'30
H'FFAC
Notes: 1.
Lower 16 bits of the address.
2.
Only 0 can be written for flag clearing.
3.
Registers in the DTC cannot be read or written to directly.
4.
Located as register information in on-chip RAM addresses H'EBC0 to H'EFBF. Cannot
be located in external memory space. Do not clear the RAME bit in SYSCR to 0 when
using the DTC.
5.
Determined by the MCU operating mode.
6.
Bits used for pulse output cannot be written to.
7.
Only 0 can be written to bits 7 to 5, to clear the flags.
8.
For information on writing, see section 11.2.4, Notes on Register Access.
9.
Only 0 can be written to bit 7, to clear the flag.
10. Flash memory registers selection is performed by means of the FLSHE bit in system
control register 2 (SYSCR2).
11. In modes in which the on-chip flash memory is disabled, a read will return H'00, and
writes are invalid. Writes are also disabled when the FWE bit in FLMCR1 is cleared to
0 (except for the H8S/2319 F-ZTAT).
12. In the H8S/2318 F-ZTAT, H8S/2317 F-ZTAT, H8S/2315 F-ZTAT, and H8S/2314 F-
ZTAT when a high level is input to the FWE pin, the initial value is H'80. In the
H8S/2319 F-ZTAT, the initial value is H'80.
13. In the H8S/2318 F-ZTAT, H8S/2317 F-ZTAT, H8S/2315 F-ZTAT, and H8S/2314 F-
ZTAT when a low level is input to the FWE pin, or if a high level is input but the SWE
bit in FLMCR1 is not set, these registers are initialized to H'00.
In the H8S/2319 F-ZTAT, the EB11 to EB0 bits are initialized to 0 when the SWE1 bit
is not set to 1, and the EB15 to EB12 bits are initialized to 0 when the SWE2 bit is not
set to 1.
Содержание H8S/2318 series
Страница 2: ......
Страница 6: ...Rev 5 00 12 03 page vi of xxx...
Страница 12: ...Rev 5 00 12 03 page xii of xxx...
Страница 30: ...Rev 5 00 12 03 page xxx of xxx...
Страница 54: ...Rev 5 00 12 03 page 24 of 1088...
Страница 98: ...Rev 5 00 12 03 page 68 of 1088...
Страница 128: ...Rev 5 00 12 03 page 98 of 1088...
Страница 138: ...Rev 5 00 12 03 page 108 of 1088...
Страница 168: ...Rev 5 00 12 03 page 138 of 1088...
Страница 212: ...Rev 5 00 12 03 page 182 of 1088...
Страница 324: ...Rev 5 00 12 03 page 294 of 1088...
Страница 436: ...Rev 5 00 12 03 page 406 of 1088...
Страница 546: ...Rev 5 00 12 03 page 516 of 1088...
Страница 580: ...Rev 5 00 12 03 page 550 of 1088...
Страница 822: ...Rev 5 00 12 03 page 792 of 1088...
Страница 876: ...Rev 5 00 12 03 page 846 of 1088...
Страница 901: ...Rev 5 00 12 03 page 871 of 1088 A 2 Instruction Codes Table A 2 shows the instruction codes...
Страница 1121: ...H8S 2319 Group H8S 2318 Group Hardware Manual REJ09B0089 0500O...