Rev. 5.00, 12/03, page 943 of 1088
MRB—DTC Mode Register B
H'F800—H'FBFF
DTC
0
1
After DTC data transfer ends, the CPU interrupt
is disabled unless the transfer counter is 0
After DTC data transfer ends, the CPU interrupt
is enabled
7
CHNE
Undefined
6
DISEL
Undefined
5
CHNS
Undefined
4
Undefined
3
Undefined
0
Undefined
2
Undefined
1
Undefined
Bit
Initial value
Read/Write
:
:
:
DTC Chain Transfer Enable
DTC Chain Transfer Select
CHNE
0
1
1
CHNS
0
1
Description
No chain transfer (At end of DTC data transfer, DTC waits
for activation)
Chain transfer every time
Chain transfer only when transfer counter = 0
DTC Interrupt Select
Reserved
Only 0 should be written to these bits
SAR—DTC Source Address Register
H'F800—H'FBFF
DTC
23
Bit
Initial value
Read/Write
:
:
:
22
21
20
19
4
3
2
1
0
- - -
- - -
- - -
- - -
Specifies DTC transfer data source address
Unde-
fined
Unde-
fined
Unde-
fined
Unde-
fined
Unde-
fined
Unde-
fined
Unde-
fined
Unde-
fined
Unde-
fined
Unde-
fined
Содержание H8S/2318 series
Страница 2: ......
Страница 6: ...Rev 5 00 12 03 page vi of xxx...
Страница 12: ...Rev 5 00 12 03 page xii of xxx...
Страница 30: ...Rev 5 00 12 03 page xxx of xxx...
Страница 54: ...Rev 5 00 12 03 page 24 of 1088...
Страница 98: ...Rev 5 00 12 03 page 68 of 1088...
Страница 128: ...Rev 5 00 12 03 page 98 of 1088...
Страница 138: ...Rev 5 00 12 03 page 108 of 1088...
Страница 168: ...Rev 5 00 12 03 page 138 of 1088...
Страница 212: ...Rev 5 00 12 03 page 182 of 1088...
Страница 324: ...Rev 5 00 12 03 page 294 of 1088...
Страница 436: ...Rev 5 00 12 03 page 406 of 1088...
Страница 546: ...Rev 5 00 12 03 page 516 of 1088...
Страница 580: ...Rev 5 00 12 03 page 550 of 1088...
Страница 822: ...Rev 5 00 12 03 page 792 of 1088...
Страница 876: ...Rev 5 00 12 03 page 846 of 1088...
Страница 901: ...Rev 5 00 12 03 page 871 of 1088 A 2 Instruction Codes Table A 2 shows the instruction codes...
Страница 1121: ...H8S 2319 Group H8S 2318 Group Hardware Manual REJ09B0089 0500O...