UM10208_2
© NXP B.V. 2007. All rights reserved.
User manual
Rev. 02 — 1 June 2007
338 of 362
NXP Semiconductors
UM10208
Chapter 26: LPC2800 GPIO
5.1.6 Port 5 (MCI/SD) Registers
The registers listed in
have the bit assignments shown in
Table 377. Port 4 (LCD) Registers
Register
Address
MODE1_4
0x8000 3120
MODE0_4
0x8000 3110
MODE1S_4
0x8000 3124
MODE0S_4
0x8000 3114
MODE1C_4
0x8000 3128
MODE0C_4
0x8000 3118
PINS_4
0x8000 3100
Table 378. Bit/Signal correspondence in Port 4 (LCD) registers
Bit
31
30
29
28
27
26
25
24
Signal
reserved
Bit
23
22
21
20
19
18
17
16
Signal
reserved
Bit
15
14
13
12
11
10
9
8
Signal
reserved
LD7/P4.11
LD6/P4.10
LD5/P4.9
LD4/P4.8
Bit
7
6
5
4
3
2
1
0
Signal
LD3/P4.7
LD2/P4.6
LD1/P4.5
LD0/P4.4
LER/P4.3
LRW/P4.2
LRS/P4.1
LCS/P4.0
Table 379. Port 5 (MCI/SD) Registers
Register
Address
MODE1_5
0x8000 3160
MODE0_5
0x8000 3150
MODE1S_5
0x8000 3164
MODE0S_5
0x8000 3154
MODE1C_5
0x8000 3168
MODE0C_5
0x8000 3158
PINS_5
0x8000 3140