UM10208_2
© NXP B.V. 2007. All rights reserved.
User manual
Rev. 02 — 1 June 2007
327 of 362
NXP Semiconductors
UM10208
Chapter 25: LPC2800 pinning
The figure applies to pins noted below:
•
All external memory data pins: D0/P0[0], D1/P0[1], D2/P0[2], D3/P0[3], D4/P0[4],
D5/P0[5], D6/P0[6], D7/P0[7], D8/P0[8], D9/P0[9], D10/P0[10], D11/P0[11],
D12/P0[12], D13/P0[13], D14/P0[14], D15/P0[15].
•
All external memory address pins: A0/P0[16], A1/P0[17], A2/P0[18], A3/P0[19],
A4/P0[20], A5/P0[21], A6/P0[22], A7/P0[23], A8/P0[24], A9/P0[25], A10/P0[26],
A11/P0[27], A12/P0[28], A13/P0[29], A14/P0[30], A15/P0[31], A16/P1[0], A17/P1[1],
A18/P1[2], A19/P1[3], A20/P1[4].
•
All external memory control pins (except MCLKO/P1[14]): STCS0/P1[5],
STCS1/P1[6], STCS2/P1[7], DYCS/P1[8], CKE/P1[9], DQM0/P1[10], DQM1/P1[11],
BLS0/P1[12], BLS1/P1[13], WE/P1[15], CAS/P1[16], RAS/P1[17], OE/P1[18],
RPO/P1[19].
2.5.3 External memory interface clock output
This is a non-5V tolerant I/O pin. The output is faster than the other external memory
interface pins, with approximately a 4ns rise and fall time with a 40 pF load).
shows the structure of the external memory clock output pin MCLKO/P1[14]. Refer to the
DC specification section of the device data sheet for voltage and current details.
Fig 40. External memory interface I/O pins
PIN
VDD
ENABLE
OUTPUT
INPUT
GND
Fig 41. External memory interface clock output pin
PIN
VDD
ENABLE
OUTPUT
INPUT
GND