UM10208_2
© NXP B.V. 2007. All rights reserved.
User manual
Rev. 02 — 1 June 2007
231 of 362
NXP Semiconductors
UM10208
Chapter 17: LPC2800 USB Device
8.26 USB Endpoint Interrupt Priority Register (USBEIntP - 0x8004 10A8)
The USB controller drives two interrupt request lines to the interrupt controller. How the
interrupt controller is programmed determines their relative priority, but by convention
interrupt request 1 has the higher priority and may be assigned to FIQ. This register
assigns the various endpoint interrupts to request 0 or 1.
Table 256. USB Endpoint Interrupt Priority Register (USBEIntP - 0x8004 10A8)
Bit
Symbol Description
Master
Reset
value
Bus
Reset
value
0
P0RX
When this bit is 0, as it is after either Reset, an enabled RX
interrupt from OUT endpoint 0 sets request 0 to the interrupt
controller. If this bit is 1, it sets request 1.
0
0
1
P0TX
When this bit is 0, as it is after either Reset, an enabled TX
interrupt from IN endpoint 0 sets request 0 to the interrupt
controller. If this bit is 1, it sets request 1.
0
0
2
P1RX
When this bit is 0, as it is after either Reset, an enabled RX
interrupt from OUT endpoint 1 sets request 0 to the interrupt
controller. If this bit is 1, it sets request 1.
0
0
3
P1TX
When this bit is 0, as it is after either Reset, an enabled TX
interrupt from IN endpoint 1 sets request 0 to the interrupt
controller. If this bit is 1, it sets request 1.
0
0
4
P2RX
When this bit is 0, as it is after either Reset, an enabled RX
interrupt from OUT endpoint 2 sets request 0 to the interrupt
controller. If this bit is 1, it sets request 1.
0
0
5
P2TX
When this bit is 0, as it is after either Reset, an enabled TX
interrupt from IN endpoint 2 sets request 0 to the interrupt
controller. If this bit is 1, it sets request 1.
0
0
6
P3RX
When this bit is 0, as it is after either Reset, an enabled RX
interrupt from OUT endpoint 3 sets request 0 to the interrupt
controller. If this bit is 1, it sets request 1.
0
0
7
P3TX
When this bit is 0, as it is after either Reset, an enabled TX
interrupt from IN endpoint 3 sets request 0 to the interrupt
controller. If this bit is 1, it sets request 1.
0
0
8
P4RX
When this bit is 0, as it is after either Reset, an enabled RX
interrupt from OUT endpoint 4 sets request 0 to the interrupt
controller. If this bit is 1, it sets request 1.
0
0
9
P4TX
When this bit is 0, as it is after either Reset, an enabled TX
interrupt from IN endpoint 4 sets request 0 to the interrupt
controller. If this bit is 1, it sets request 1.
0
0
10
P5RX
When this bit is 0, as it is after either Reset, an enabled RX
interrupt from OUT endpoint 5 sets request 0 to the interrupt
controller. If this bit is 1, it sets request 1.
0
0
11
P5TX
When this bit is 0, as it is after either Reset, an enabled TX
interrupt from IN endpoint 5 sets request 0 to the interrupt
controller. If this bit is 1, it sets request 1.
0
0
12
P6RX
When this bit is 0, as it is after either Reset, an enabled RX
interrupt from OUT endpoint 6 sets request 0 to the interrupt
controller. If this bit is 1, it sets request 1.
0
0
13
P6TX
When this bit is 0, as it is after either Reset, an enabled TX
interrupt from IN endpoint 6 sets request 0 to the interrupt
controller. If this bit is 1, it sets request 1.
0
0