UM10208_2
© NXP B.V. 2007. All rights reserved.
User manual
Rev. 02 — 1 June 2007
323 of 362
NXP Semiconductors
UM10208
Chapter 25: LPC2800 pinning
Table 364. Pin allocation table
Pin
Symbol
Pin
Symbol
Pin
Symbol
Pin
Symbol
Row A
1
D0/P0[0]
2
D1/P0[1]
3
D3/P0[3]
4
D4/P0[4]
5
D6/P0[6]
6
V
SS2(EMC)
7
V
DD2(EMC)
8
STCS1/P1[6]
9
RAS/P1[17]
10
MCLKO/P1[14]
11
DQM1/P1[11]
12
BLS0/P1[12]
13
A18/P1[2]
14
A15/P0[31]
15
V
SS1(EMC)
16
V
DD1(EMC)
17
OE/P1[18]
18
A6/P0[22]
-
-
Row B
1
RPO/P1[19]
2
D2/P0[2]
3
LCS/P4[0]
4
D5/P0[5]
5
D7/P0[7]
6
D11/P0[11]
7
D13/P0[13]
8
D15/P0[15]
9
DYCS/P1[8]
10
CKE/P1[9]
11
STCS2/P1[7]
12
BLS1/P1[13]
13
A19/P1[3]
14
A16/P1[0]
15
A13/P0[29]
16
A11/P0[27]
17
A9/P0[25]
18
A7/P0[23]
-
-
Row C
1
LD1/P4[5]
2
LD0/P4[4]
3
LD2/P4[6]
4
D8/P0[8]
5
D9/P0[9]
6
D10/P0[10]
7
D12/P0[12]
8
D14/P0[14]
9
STCS0/P1[5]
10
CAS/P1[16]
11
WE/P1[15] 12
DQM0/P1[10]
13
A20/P1[4]
14
A17/P1[1]
15
A14/P0[30] 16
A12/P0[28]
17
A10/P0[26]
18
A8/P0[24]
-
-
Row D
1
LD4/P4[8] 2
LD3/P4[7]
3
LD5/P4[9]
4
-
13
-
14
-
15
-
16
A3/P0[19]
17
A4/P0[20]
18
A5/P0[21]
-
-
Row E
1
V
DD1(IO3V3)
2
LD6/P4[10]
3
LD7/P4[11] 4
-
13
-
14
-
15
-
16
A0/P0[16]
17
A1/P0[17]
18
A2/P0[18]
-
-
Row F
1
V
SS1(IO)
2
LER/P4[3]
3
LRS/P4[1]
4
-
13
-
14
-
15
-
16
DCLKO/P3[3]
17
DATO/P3[6] 18
WSO
-
-
Row G
1
V
SS1(CORE)
2
LRW/P4[2]
3
MCLK/P5[0]
4
-
13
-
14
-
15
-
16
DATI/P3[0]
17
WSI/P3[2]
18
BCKO/P3[5]
-
-
Row H
1
V
DD1(CORE1V8)
2
MCMD/P5[1]
3
MD0/P5[5]
4
-
13
-
14
-
15
-
16
SCL
17
BCKI/P3[1]
18
V
SS4(IO)
-
-
Row J
1
MD2/P5[3]
2
MD1/P5[4]
3
MD3/P5[2]
4
-
13
-
14
-
15
-
16
MODE2/P2[3]