UM10208_2
© NXP B.V. 2007. All rights reserved.
User manual
Rev. 02 — 1 June 2007
21 of 362
NXP Semiconductors
UM10208
Chapter 4: LPC2800 Cache
5.3 Cache Page Enable Control register (CACHE_PAGE_CTRL,
0x8010 4008)
The CACHE_PAGE_CTRL register allows individual enabling of caching of each of the 16
pages.
shows the bit definitions for the CACHE_PAGE_CTRL register.
3
PERF_ANAL_RST
Allows a software reset of the cache performance
analysis counters in the registers C_RD_MISSES,
C_FLUSHES, and C_WR_MISSES.
0 : Allow performance analysis counters to run, if
enabled.
1 : Reset the cache performance analysis counters.
This has an effect only if performance analysis is
enabled.
0
4
PERF_ANAL_ENA
Controls the cache performance analysis counters in
the registers C_RD_MISSES, C_FLUSHES, and
C_WR_MISSES. Performance analysis should be
disabled when not needed in order to save power.
0 : Performance analysis is disabled.
1 : Performance analysis is enabled.
0
31:5 -
Reserved. Do not write 1s to reserved bits. The values
read from reserved bits is not defined.
-
Table 7.
Cache Settings register (CACHE_SETTINGS, 0x8010 4004)
Bit
Symbol
Description
Reset
value
Table 8.
Cache Page Enable Control register (CACHE_PAGE_CTRL, 0x8010 4008)
Bit
Symbol
Description
Reset
value
0
PAGE_0_ENA
This bit enables caching for page 0.
0: Caching for this page is disabled.
1: Caching for this page is enabled.
0
1
PAGE_1_ENA
This bit enables caching for page 1, as described for bit 0.
0
2
PAGE_2_ENA
This bit enables caching for page 2, as described for bit 0.
0
3
PAGE_3_ENA
This bit enables caching for page 3, as described for bit 0.
0
4
PAGE_4_ENA
This bit enables caching for page 4, as described for bit 0.
0
5
PAGE_5_ENA
This bit enables caching for page 5, as described for bit 0.
0
6
PAGE_6_ENA
This bit enables caching for page 6, as described for bit 0.
0
7
PAGE_7_ENA
This bit enables caching for page 7, as described for bit 0.
0
8
PAGE_8_ENA
This bit enables caching for page 8, as described for bit 0.
0
9
PAGE_9_ENA
This bit enables caching for page 9, as described for bit 0.
0
10
PAGE_10_ENA This bit enables caching for page 10, as described for bit 0.
0
11
PAGE_11_ENA This bit enables caching for page 11, as described for bit 0.
0
12
PAGE_12_ENA This bit enables caching for page 12, as described for bit 0.
0
13
PAGE_13_ENA This bit enables caching for page 13, as described for bit 0.
0