UM10208_2
© NXP B.V. 2007. All rights reserved.
User manual
Rev. 02 — 1 June 2007
314 of 362
NXP Semiconductors
UM10208
Chapter 25: LPC2800 pinning
D0/P0[0]
A1
FI
external memory data bus, low byte (I/O); GPIO pins
D1/P0[1]
A2
D2/P0[2]
B2
D3/P0[3]
A3
D4/P0[4]
A4
D5/P0[5]
B4
D6/P0[6]
A5
D7/P0[7]
B5
D8/P0[8]
C4
FI
external memory data bus, high byte (I/O); GPIO pins
D9/P0[9]
C5
D10/P0[10]
C6
D11/P0[11]
B6
D12/P0[12]
C7
D13/P0[13]
B7
D14/P0[14]
C8
D15/P0[15]
B8
A0/P0[16]
E16
FO
address bus for SDRAM and static memory; GPIO pins
A1/P0[17]
E17
A2/P0[18]
E18
A3/P0[19]
D16
A4/P0[20]
D17
A5/P0[21]
D18
A6/P0[22]
A18
A7/P0[23]
B18
A8/P0[24]
C18
A9/P0[25]
B17
A10/P0[26]
C17
A11/P0[27]
B16
A12/P0[28]
C16
A13/P0[29]
B15
A14/P0[30]
C15
A15/P0[31]
A14
FO
address bus for static memory; GPIO pins
A16/P1[0]
B14
A17/P1[1]
C14
A18/P1[2]
A13
A19/P1[3]
B13
A20/P1[4]
C13
BLS0/P1[12]
A12
FO
byte lane select for D[7:0], active LOW for static memory; GPIO pin
BLS1/P1[13]
B12
FO
byte lane select for D[15:8], active LOW for static memory; GPIO pin
CAS/P1[16]
C10
FO
column address strobe, active LOW for SDRAM; GPIO pin
CKE/P1[9]
B10
FO
clock enable; active HIGH for SDRAM; GPIO pin
Table 362. Pin descriptions (by module)
Signal name
Ball #
Type
[1]
Description