UM10208_2
© NXP B.V. 2007. All rights reserved.
User manual
Rev. 02 — 1 June 2007
51 of 362
1.
Features
•
Two oscillators, 12 MHz main clock and the optional 32.768 kHz “RTC” clock.
•
Two clock-multiplying phase-locked loops (PLLs).
•
Generates 66 clocks for LPC288x modules.
•
Generates 31 clock-synchronized reset signals for LPC288x modules.
•
Includes 17 fractional dividers:
–
can output one base clock pulse per their multiply/divide period, or
–
can approximate a 50-50 duty cycle of their multiply/divide period
•
Software reset capability for each reset domain.
•
Each clock domain can have its clock disabled
2.
Description
The Clock Generation Unit generates clock and reset signals for the various modules of
the LPC288x. A block diagram of the CGU is shown in
. It includes 7 main
clocks, including the two oscillators, two PLLs, and 3 clocks from input pins.
.
UM10208
Chapter 7: Clock Generation Unit (CGU) and power control
Rev. 02 — 1 June 2007
User manual