UM10208_2
© NXP B.V. 2007. All rights reserved.
User manual
Rev. 02 — 1 June 2007
86 of 362
NXP Semiconductors
UM10208
Chapter 8: LPC2800 EMC
4.
Supported static memory devices
This section provides examples of static memory devices that are supported by the EMC:
•
Examples of ROM devices.
•
Examples of SRAM devices.
•
Examples of page mode flash devices.
Note: This is not an exhaustive list of supported devices.
4.1 Examples of ROM devices
The EMC supports the 128 MB Samsung K3N9V100M.
4.2 Examples of SRAM devices
The EMC supports the following devices:
•
256 kb IDT IDT71V256.
•
4 MB Samsung K6F4016.
•
8 MB Samsung K6F8016.
•
8 MB Samsung K6F8008.
4.3 Examples of page mode flash devices
The EMC supports the 4 MB Intel 28F320J3.
5.
Implementation / Operation notes
To eliminate the possibility of endianness problems, all data transfers to and from the
registers of the EMC must be 32 bits wide.
Note: If an register access is attempted with a size other than a word (32 bits), it causes
an ERROR response to the AHB bus and the transfer is terminated.
5.1 Memory width
External memory transactions can be 8 or 16 bits wide. A 32-bit access is automatically
divided by the EMC into 2 or 4 external memory transactions. A 16-bit access to an
8-bit-wide static memory is automatically divided by the EMC into 2 external memory
transactions.
5.2 Write protected memory areas
Write transactions to write-protected memory areas generate an ERROR response to the
AHB bus and the transfer is terminated.