UM10208_2
© NXP B.V. 2007. All rights reserved.
User manual
Rev. 02 — 1 June 2007
351 of 362
continued >>
NXP Semiconductors
UM10208
Chapter 27: LPC2800 Supplementary information
4.
Figures
LPC288x block diagram. . . . . . . . . . . . . . . . . . . . .6
Memory map . . . . . . . . . . . . . . . . . . . . . . . . . . . . .8
Boot process . . . . . . . . . . . . . . . . . . . . . . . . . . . .12
Cache operation . . . . . . . . . . . . . . . . . . . . . . . . .16
Memory mapping . . . . . . . . . . . . . . . . . . . . . . . . .17
Cache and CPU clock timing . . . . . . . . . . . . . . . .27
Flash sector organization. . . . . . . . . . . . . . . . . . .29
Flash AHB programming flow chart . . . . . . . . . . .31
Block diagram of the DC-DC converter . . . . . . . .42
Fig 10. Example application hookup for battery and USB
power . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .44
Fig 11. Example of DC-DC converter connections when the
DC-DC converter is not used. . . . . . . . . . . . . . . .45
Fig 12. START and STOP of the internal DC-DC converter
when battery powered . . . . . . . . . . . . . . . . . . . . .46
Fig 13. Internal DC-DC(2) USB powered (no battery
present) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .47
Fig 14. Change from battery to USB supply and off . . . .48
Fig 15. Clock generation unit block diagram . . . . . . . . . .52
Fig 16. Switchbox block diagram . . . . . . . . . . . . . . . . . . .52
Fig 17. Main PLL Block Diagram . . . . . . . . . . . . . . . . . . .55
Fig 18. Block diagram of the interrupt controller . . . . . . 119
Fig 19. Watchdog block diagram . . . . . . . . . . . . . . . . . .135
Fig 20. RTC inputs and outputs . . . . . . . . . . . . . . . . . . .145
Fig 21. Auto RTS functional timing . . . . . . . . . . . . . . . .162
Fig 22. Auto CTS functional timing . . . . . . . . . . . . . . . .163
Fig 23. Autobaud a) mode 0 and b) mode 1 waveform .167
Fig 24. UART block diagram . . . . . . . . . . . . . . . . . . . . .176
Fig 25. GPDMA block diagram . . . . . . . . . . . . . . . . . . .178
Fig 26. I
2
C bus configuration . . . . . . . . . . . . . . . . . . . . .194
Fig 27. USB device controller block diagram . . . . . . . . .209
Fig 28. Block diagram of the Dual ADC and associated
modules . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .267
Fig 29. Decimator block diagram . . . . . . . . . . . . . . . . . .267
Fig 30. Dual DAC block diagram . . . . . . . . . . . . . . . . . .275
Fig 31. Multimedia card system . . . . . . . . . . . . . . . . . . .285
Fig 32. Secure Digital memory card connection . . . . . .285
Fig 33. MCI adapter . . . . . . . . . . . . . . . . . . . . . . . . . . . .286
Fig 34. Command path state machine . . . . . . . . . . . . . .287
Fig 35. MCI command transfer . . . . . . . . . . . . . . . . . . .288
Fig 36. Data path state machine . . . . . . . . . . . . . . . . . .290
Fig 37. Pending command start . . . . . . . . . . . . . . . . . . .292
Fig 38. Pin configuration . . . . . . . . . . . . . . . . . . . . . . . .322
Fig 39. Standard I/O pins . . . . . . . . . . . . . . . . . . . . . . . .326
Fig 40. External memory interface I/O pins . . . . . . . . . .327
Fig 41. External memory interface clock output pin . . . .327
Fig 42. Standard I/O pins with pull-down . . . . . . . . . . . .328
Fig 43. I
2
C interface pins . . . . . . . . . . . . . . . . . . . . . . . .328
Fig 44. Input pins with pull-down. . . . . . . . . . . . . . . . . . 329
Fig 45. Input pins with pull-up . . . . . . . . . . . . . . . . . . . . 329
Fig 46. Analog input or output pins . . . . . . . . . . . . . . . . 330
Fig 47. GPIO configuration control . . . . . . . . . . . . . . . . 334