UM10208_2
© NXP B.V. 2007. All rights reserved.
User manual
Rev. 02 — 1 June 2007
135 of 362
NXP Semiconductors
UM10208
Chapter 11: LPC2800 WDT
6.
Block diagram
is the block diagram of the Watchdog Timer.
Event Router EVIOMS[0][2] 0x2000
0000
, our m0 signal is
connected to bit 29 of Event Router Register Group 2. Set
an Interrupt Output Mask bit, so that Event Router interrupt
output 0 will be asserted if m0 goes high.
Int Controller INT_REQ1
0x1401
000x
, Event Router interrupt
output 0 is bit/register number 1, so it’s controlled by
INT_REQ1. Enable Event Router output 0 to interrupt at
priority level x (x>0).
WDT
WDT_TCR
0x0001 Enable WDT operation
Table 138. Sample setup
Module
Register
Value
Result
Fig 19. Watchdog block diagram
WATCHDOG
TIMER
EVENT
ROUTER
INTERRUPT
CONTROLLER
CGU
APB
m0
m1
clock
reset
FIQ
IRQ