UM10208_2
© NXP B.V. 2007. All rights reserved.
User manual
Rev. 02 — 1 June 2007
345 of 362
continued >>
NXP Semiconductors
UM10208
Chapter 27: LPC2800 Supplementary information
0x8000 43F0-43F8) . . . . . . . . . . . . . . . . . . . . .65
Table 60. Fractional divider configuration registers . . . . .66
Table 61. Spreading stage registers . . . . . . . . . . . . . . . . .67
Table 62. Power control registers . . . . . . . . . . . . . . . . . . .67
Table 63. Power control register bit descriptions . . . . . . .68
Table 64. External enables validity by spreading stages .68
Table 65. Power status registers . . . . . . . . . . . . . . . . . . .69
Table 66. Power status register bit descriptions . . . . . . . .69
Table 67. Enable select registers . . . . . . . . . . . . . . . . . . .70
Table 68. Enable select register bit descriptions . . . . . . .70
Table 69. ESRs with ESR_SEL fields . . . . . . . . . . . . . . .71
Table 70. Software reset registers . . . . . . . . . . . . . . . . . .71
Table 71. Structure of the CGU . . . . . . . . . . . . . . . . . . . .73
Table 72. Structure of the CGU . . . . . . . . . . . . . . . . . . . .75
Table 73. Structure of the CGU . . . . . . . . . . . . . . . . . . . .78
Table 74. Examples of compatible SDRAM devices . . . .85
Table 75. Memory bank selection. . . . . . . . . . . . . . . . . . .89
Table 76. Pad interface and control signal descriptions . .89
Table 77. EMC register summary . . . . . . . . . . . . . . . . . . .90
Table 78. EMC Control Register (EMCControl - address
0x8000 8000) . . . . . . . . . . . . . . . . . . . . . . . . . .92
Table 79. EMC Status Register (EMCStatus - address
0x8000 8004) . . . . . . . . . . . . . . . . . . . . . . . . . .93
Table 80. EMC Configuration Register (EMCConfig -
address 0x8000 8008) . . . . . . . . . . . . . . . . . . .93
Table 81. Dynamic Control Register (EMCDynamicControl -
address 0x8000 8020) . . . . . . . . . . . . . . . . . . .94
Table 82. Dynamic Memory Refresh Timer Register
(EMCDynamicRefresh - 0x8000 8024). . . . . . .95
Table 83. Dynamic Memory Read Configuration Register
(EMCDynamicReadConfig - address
0x8000 8028) . . . . . . . . . . . . . . . . . . . . . . . . . .96
Table 84. Dynamic Memory Percentage Command Period
Register (EMCDynamictRP - address
0x8000 8030) . . . . . . . . . . . . . . . . . . . . . . . . . .96
Table 85. Dynamic Memory Active to Precharge Command
Table 86. Dynamic Memory Self-refresh Exit Time Register
(EMCDynamictSREX - address 0x8000 8038).97
Table 87. Memory Last Data Out to Active Time Register
(EMCDynamictAPR - address 0x8000 803C). .98
Table 88. Dynamic Memory Data-in to Active Command
Table 89. Dynamic Memory Write recover Time Register
(EMCDynamictWR - address 0x8000 8044). . .99
Table 90. Dynamic Memory Active to Active Command
Table 91. Dynamic Memory Auto-refresh Period Register
(EMCDynamictRFC - address 0x8000 804C) 100
Table 92. Dynamic Memory Exit Self-refresh Register
(EMCDynamictXSR - address 0x8000 8050) 100
Table 93. Dynamic Memory Active Bank A to Active Bank B
Table 94. Dynamic Memory Load Mode Register to Active
Table 95. Dynamic Memory Configuration Register
(EMCDynamicConfig - address 0x8000 8100)102
Table 96. Address mapping . . . . . . . . . . . . . . . . . . . . . . 102
Table 97. Dynamic Memory RAS/CAS Delay Register
(EMCDynamicRasCas - 0x8000 8104) . . . . . 103
Table 98. Static Memory Configuration Registers
(EMCStaticConfig0-2 - addresses 0x8000 8200,
0x8000 8220, 0x8000 8240) . . . . . . . . . . . . . 104
Table 99. Static Memory Write Enable Delay registers
(EMCStaticWaitWen0-2 - addresses
0x8000 8204, 0x8000 8224, 0x8000 8244) . . 106
Table 100.Static Memory Output Enable Delay Registers
(EMCStaticWaitOen0-2 - addresses
0x8000 8208, 0x8000 8228, 0x8000 8248) . . 106
Table 101.Static Memory Read Delay Registers
(EMCStaticWaitRd0-2 - addresses 0x8000 820C,
0x8000 822C, 0x8000 824C) . . . . . . . . . . . . . 107
Table 102.Static Memory Page Mode Read Delay Registers
0-2 (EMCStaticWaitPage0-2 - addresses
0x8000 8210, 0x8000 8230, 0x8000 8250) . . 107
Table 103.Static Memory Write Delay Registers 0-2
(EMCStaticWaitWr0-2 - addresses 0x8000 8214,
0x8000 8234, 0x8000 8254) . . . . . . . . . . . . . 108
Table 104.Static Memory Turnaound Delay Registers 0-2
(EMCStaticWaitTurn0-2 - addresses
0x8000 8218, 0x8000 8238, 0x8000 8258) . . 108
Table 105.Static Memory Extended Wait Register
(EMCStaticExtendedWait - address
0x8000 8080) . . . . . . . . . . . . . . . . . . . . . . . . . 109
Table 106.EMC Miscellaneous Control Register (EMCMisc -
address 0x8000 5064) . . . . . . . . . . . . . . . . . . 109
Table 107.MT48LC8M16A2 address table . . . . . . . . . . . 111
Table 108.16-bit memory bus width . . . . . . . . . . . . . . . . 111
Table 109.Micron MT48LC8M16A2 MODE register . . . . 112
Table 110. Address mapping control bits in
EMCDynamicConfig for
Micron MT48LC8M16A2 . . . . . . . . . . . . . . . . 113
Table 111. 32-bit memory bus width . . . . . . . . . . . . . . . . 113
Table 112. 32-bit memory bus width . . . . . . . . . . . . . . . . 114
Table 113. 32-bit memory bus width . . . . . . . . . . . . . . . . 114
Table 114. 16-bit memory bus width . . . . . . . . . . . . . . . . 114
Table 115. 16-bit memory bus width . . . . . . . . . . . . . . . . 115