UM10208_2
© NXP B.V. 2007. All rights reserved.
User manual
Rev. 02 — 1 June 2007
70 of 362
NXP Semiconductors
UM10208
Chapter 7: LPC2800 CGU
Table 67.
Enable select registers
Name
Address
Name
Address
Name
Address
APB0ESR0
0x8000 42E8
APB1ESR0
0x8000 42EC
APB2ESR
0x8000 42F0
APB3ESR0
0x8000 42F4
MMIOESR0
0x8000 42F8
AHB0ESR
0x8000 42FC
MCIESR0
0x8000 4300
MCIESR1
0x8000 4304
UARTESR0
0x8000 4308
FLSHESR0
0x8000 4314
FLSHESR1
0x8000 4318
FLSHESR2
0x8000 431C
LCDESR0
0x8000 4320
LCDESR1
0x8000 4324
DMAESR0
0x8000 4328
DMAESR1
0x8000 432C
USBESR0
0x8000 4330
CPUESR0
0x8000 4334
CPUESR1
0x8000 4338
CPUESR2
0x8000 433C
RAMESR
0x8000 4340
ROMESR
0x8000 4344
EMCESR0
0x8000 4348
EMCESR1
0x8000 434C
MMIOESR1
0x8000 4350
APB0ESR1
0x8000 4354
EVRTESR
0x8000 4358
RTCESR0
0x8000 435C
ADCESR0
0x8000 4360
ADCESR1
0x8000 4364
WDTESR
0x8000 4368
IOCESR
0x8000 436C
CGUESR
0x8000 4370
SYSCESR
0x8000 4374
APB1ESR1
0x8000 4378
T0ESR
0x8000 437C
T1ESR
0x8000 4380
I2CESR
0x8000 4384
APB3ESR1
0x8000 4388
SCONESR
0x8000 438C
DAIESR0
0x8000 4390
DAOESR0
0x8000 4398
SIOESR
0x8000 439C
SAI1ESR
0x8000 43A0
SAI4ESR
0x8000 43AC
SAO1ESR
0x8000 43B0
SAO2ESR
0x8000 43B4
DDACESR0
0x8000 43BC
EDGEESR
0x8000 43C0
DADCESR0
0x8000 43C4
UARTESR1
0x8000 43C8
DDACESR1
0x8000 43CC
DDACESR2
0x8000 43D0
DADCESR1
0x8000 43D4
DADCESR2
0x8000 43D8
DAIESR1
0x8000 43DC
DAIESR2
0x8000 43E0
DAOESR1
0x8000 43E4
DAOESR2
0x8000 43E8
DAOESR3
0x8000 43EC
Table 68.
Enable select register bit descriptions
Bit
Symbol
Description
Reset
value
0
ESR_EN
A 0 in this bit causes the spreading stage output clock to be
the same as the input clock from the selection stage (when
the selection stage clock is enabled). A 1 in this bit places
the spreading stage’s clock under the control of a fractional
divider, so that when it is enabled, it runs at a lower
frequency than the selection stage’s clock. (This register
only exists in stages that have at least one fractional
divider available to them.)
0
1, 3:1, or none
(see
ESR_SEL
For spreading stages connected to the SYS and DAIO
selection stages, this value can be 0 through 5 to select
among the six available fractional dividers. For spreading
stages connected to the AHB0 selection stage, bit 1 can be
0 or 1 to select between the two available fractional
dividers. For other selection stages that have only one
fractional divider available, only the ESR_EN bit is
implemented in the ESR.
shows which ESRs
have 3-bit and 1-bit ESR_SEL fields.
0
31:1,2, or 4
(see
-
Reserved, user software should not write ones to reserved
bits. The value read from a reserved bit is not defined.
-