UM10208_2
© NXP B.V. 2007. All rights reserved.
User manual
Rev. 02 — 1 June 2007
153 of 362
1.
Features
•
32 byte Receive and Transmit FIFOs
•
Superset of the ’650 industry standard.
•
Receiver FIFO trigger points at 1, 16, 24, and 28 bytes
•
Built-in baud rate generator
•
CGU generates UART clock
•
Integrated fractional divider improves baud rate accuracy
•
Autobaud capability
•
CTS input and RTS output, with optional hardware flow control
•
IrDA mode for infrared communication
2.
Pin description
3.
Register description
The UART includes the registers shown in
. The Divisor Latch Access Bit
(DLAB) (LCR bit 7) enables access to the Divisor Latches.
UM10208
Chapter 14: Universal Asynchronous Receiver-Transmitter
(UART)
Rev. 02 — 1 June 2007
User manual
Table 165. UART Pin Description
Pin
Type
Description
RXD
Input
Serial Input.
Serial receive data.
TXD
Output
Serial Output.
Serial transmit data.
RTS
Output
Receive Flow Control
CTS
Input
Transmit Flow Control
Table 166. UART Register map
Acronym
Name
Access
Reset value
Address
RBR
Receiver Buffer
Register
RO
NA
0x8010 1000
(DLAB=0)
THR
Transmit Holding
Register
WO
NA
0x8010 1000
(DLAB=0)
DLL
Divisor Latch LSB R/W
0x01
0x8010 1000
(DLAB=1)
IER
Interrupt Enable
Register
R/W
0x00
0x8010 1004
(DLAB=0)
IIR
Interrupt ID
Register
RO
0x01
0x8010 1008
FCR
FIFO Control
Register
WO
0x00
0x8010 1008