UM10208_2
© NXP B.V. 2007. All rights reserved.
User manual
Rev. 02 — 1 June 2007
72 of 362
NXP Semiconductors
UM10208
Chapter 7: LPC2800 CGU
4.
Tabular Representation of the CGU
shows the organization of the CGU. All seven main clocks are available to all
of the selection stages. Each spreading stage can only use the output of its selection
stage, plus the outputs of the fractional divider(s) shown in the third column (if any). In the
“Spreading Stage Registers” column, “xxx” stands in for “PCR” and “PSR” for all spreading
stages, plus “ESR” for the spreading stages listed in
. The last column
describes what module(s) the clock is used in, and how it’s used.
MCIRES
0x8000 4C44
MCI/FD interface
MCIRES2
0x8000 4C48
MCI/FD interface
UARTRES
0x8000 4C4C UART
I2CRES
0x8000 4C50
I
2
C interface
SCONRES
0x8000 4C58
Streaming Configuration block
DAIRES
0x8000 4C60
DAI
DAORES
0x8000 4C68
DAO
DADCRES
0x8000 4C6C Dual ADC
EDGERES
0x8000 4C70
DAO Edge Detector
DDACRES
0x8000 4C74
Dual DAC
SAI1RES
0x8000 4C78
SAI1
SAI4RES
0x8000 4C84
SAI4
SAO1RES
0x8000 4C88
SAO1
SAO2RES
0x8000 4C8C SAO2
FLSHRES
0x8000 4C94
Internal Flash memory
LCDRES
0x8000 4C98
LCD interface
DMARES
0x8000 4C9C GP DMA channels
USBRES
0x8000 4CA0 USB interface
EMCRES
0x8000 4CA4 External memory controller
MMIORES2
0x8000 4CA8 interrupt controller
Table 70.
Software reset registers
Name
Address
Module(s) or Submodule