UM10208_2
© NXP B.V. 2007. All rights reserved.
User manual
Rev. 02 — 1 June 2007
326 of 362
NXP Semiconductors
UM10208
Chapter 25: LPC2800 pinning
2.5 Pin structure
There are several different pin types, depending on the pin function(s) and requirements.
The following sections describe the basic features and show the arrangement of each pin
type.
2.5.1 Standard I/O pins
These pins are 5V tolerant I/O pins with input hysteresis. The outputs are slew rate
controlled to approximately 10ns.
shows the structure of a standard I/O pin.
Refer to the DC specification section of the device data sheet for voltage and current
details.
The figure applies to pins noted below:
•
All LCD interface pins: LCS/P4[0], LRS/P4[1], LRW/P4[2], LER/P4[3], LD0/P4[4],
LD1/P4[5], LD2/P4[6], LD3/P4[7], LD4/P4[8], LD5/P4[9], LD6/P4[10], LD7/P4[11].
•
All MCI/SD card interface pins: MCLK/P5[0], MCMD/P5[1], MD3/P5[2], MD2/P5[3],
MD1/P5[4], MD0/P5[5].
•
All DAI and DAO pins: DATI/P3[0], BCKI/P3[1], WSI/P3[2], DCLKO/P3[3],
BCKO/P3[5], DATO/P3[6].
•
All UART pins: RXD/P6[0], TXD/P6[1], CTS/P6[2], RTS/P6[3].
•
Other pins: P2[0], P2[1], VBUS/P7[0], JTAG_TDO.
2.5.2 External memory interface pins
These pins are non-5V tolerant I/O pins with input hysteresis. The outputs are slew rate
controlled to approximately 10ns.
shows the structure of an external
memory interface I/O pin. Refer to the DC specification section of the device data sheet
for voltage and current details.
Fig 39. Standard I/O pins
PIN
VDD
ENABLE
OUTPUT
INPUT
GND