Technical Reference Manual
002-29852 Rev. *B
4.13.7 ROM
4.13.7.1 CM4_ROM_SCS
Description:
CM4 CoreSight ROM Table Peripheral #0
Address:
0xE007F000
Offset:
0x0
Retention:
Retained
IsDeepSleep:
No
Comment:
Default:
0xFFF8F003
Bit-field Table
Bits
7
6
5
4
3
2
1
0
Name
VALUE [7:0]
Bits
15
14
13
12
11
10
9
8
Name
VALUE [15:8]
Bits
23
22
21
20
19
18
17
16
Name
VALUE [23:16]
Bits
31
30
29
28
27
26
25
24
Name
VALUE [31:24]
Bit-fields
Bits Name
SW
HW
Default or
Enum
Description
0:31
VALUE
R
429450445
1
Offset to SCS ROM Table
524
2022-04-18
TRAVEO™ T2G Automotive MCU: TVII-B-E-4M body controller entry registers