Technical Reference Manual
002-29852 Rev. *B
3.8.3.12 CM0P_SCS_VTOR
Description:
Vector Table Offset Register
Address:
0xE000ED08
Offset:
0xD08
Retention:
Retained
IsDeepSleep:
No
Comment:
Holds the vector table offset address
Default:
0x0
Bit-field Table
Bits
7
6
5
4
3
2
1
0
Name
None [7:0]
Bits
15
14
13
12
11
10
9
8
Name
TBLOFF [15:8]
Bits
23
22
21
20
19
18
17
16
Name
TBLOFF [23:16]
Bits
31
30
29
28
27
26
25
24
Name
TBLOFF [31:24]
Bit-fields
Bits Name
SW
HW
Default or
Enum
Description
8:31
TBLOFF
RW
R
0
Table offset address.
All bits of the Vector table address that are not defined
by the VTOR are zero.
173
2022-04-18
TRAVEO™ T2G Automotive MCU: TVII-B-E-4M body controller entry registers