Technical Reference Manual
002-29852 Rev. *B
9.3.6 DW_ACT_DESCR_X_CTL
Description:
Active descriptor X loop control
Address:
0x40280030
Offset:
0x30
Retention:
Not Retained
IsDeepSleep:
No
Comment:
If the currently active descriptor has not X_CTL register, this MMIO register provides
undefined information.
Default:
0x0
Bit-field Table
Bits
7
6
5
4
3
2
1
0
Name
DATA [7:0]
Bits
15
14
13
12
11
10
9
8
Name
DATA [15:8]
Bits
23
22
21
20
19
18
17
16
Name
DATA [23:16]
Bits
31
30
29
28
27
26
25
24
Name
DATA [31:24]
Bit-fields
Bits Name
SW
HW
Default or
Enum
Description
0:31
DATA
R
W
Undefined
Copy of DESCR_X_CTL of the currently active
descriptor.
[11:0] SRC_X_INCR
Specifies increment of source address for each X loop
iteration (in multiples of SRC_TRANSFER_SIZE). This
field is a signed number in the range [-2048, 2047]. If
this field is '0', the source address is not incremented.
This is useful for reading from RX FIFO structures.
[23:12] DST_X_INCR
Specifies increment of destination address for each X
loop iteration (in multiples of DST_TRANSFER_SIZE).
This field is a signed number in the range [-2048,
2047]. If this field is '0', the destination address is not
incremented. This is useful for writing to TX FIFO
structures.
Note: this field is not used for CRC transfer descriptors
and must be set to '0'.
[31:24] X_COUNT
Number of iterations (minus 1) of the 'X loop'
(1 is the number of single transfers in a 1D
transfer). This field is an unsigned number in the range
[0, 255], representing 1 through 256 iterations.
For a single transfer descriptor type, descriptor will not
have X_CTL.
867
2022-04-18
TRAVEO™ T2G Automotive MCU: TVII-B-E-4M body controller entry registers