Technical Reference Manual
002-29852 Rev. *B
28.4.1.1.22 TCPWM_GRP_CNT_INTR_MASKED
Description:
Interrupt masked request register
Address:
0x4038007C
Offset:
0x7C
Retention:
Not Retained
IsDeepSleep:
No
Comment:
When read, this register reflects a bitwise AND between the interrupt request and mask
registers.
Default:
0x0
Bit-field Table
Bits
7
6
5
4
3
2
1
0
Name
None [7:3]
CC1
_MATCH
[2:2]
CC0
_MATCH
[1:1]
TC [0:0]
Bits
15
14
13
12
11
10
9
8
Name
None [15:8]
Bits
23
22
21
20
19
18
17
16
Name
None [23:16]
Bits
31
30
29
28
27
26
25
24
Name
None [31:24]
Bit-fields
Bits Name
SW
HW
Default or
Enum
Description
0
TC
R
W
0
Logical and of corresponding request and mask bits.
1
CC0_MATCH
R
W
0
Logical and of corresponding request and mask bits.
2
CC1_MATCH
R
W
0
Logical and of corresponding request and mask bits.
1822
2022-04-18
TRAVEO™ T2G Automotive MCU: TVII-B-E-4M body controller entry registers