Technical Reference Manual
002-29852 Rev. *B
26.8.50.11.3 MCWDT_CTR_UPPER_LIMIT
Description:
MCWDT Subcounter Upper Limit Register
Address:
0x40268008
Offset:
0x8
Retention:
Retained
IsDeepSleep:
No
Comment:
Upper limit for this MCWDT subcounter. Writes are ignored when locked (i.e. corresponding
MCWDT[i]_LOCK.WDT_LOCK<>0). This register may be written while the counter is running,
but new values may take up to 2 clk_lf cycles to take effect. Before changing the limit, it is
recommended to set the service bit for this subcounter within the configured limits. This
prevents possible unintended actions caused by the updated limits.
Default:
0x0
Bit-field Table
Bits
7
6
5
4
3
2
1
0
Name
UPPER_LIMIT [7:0]
Bits
15
14
13
12
11
10
9
8
Name
UPPER_LIMIT [15:8]
Bits
23
22
21
20
19
18
17
16
Name
None [23:16]
Bits
31
30
29
28
27
26
25
24
Name
None [31:24]
Bit-fields
Bits Name
SW
HW
Default or
Enum
Description
0:15
UPPER_LIMIT
RW
R
0
Upper limit for this MCWDT subcounter. See
UPPER_ACTION.
1717
2022-04-18
TRAVEO™ T2G Automotive MCU: TVII-B-E-4M body controller entry registers