Technical Reference Manual
002-29852 Rev. *B
4.13.10.20 CM4_ETB_CLAIMCLR
Description:
Claim Tag Clear Register
Address:
0xE008DFA4
Offset:
0xFA4
Retention:
Retained
IsDeepSleep:
No
Comment:
This register forms one half of the Claim Tag value. This location enables individual bits to be
cleared, write, and returns the current Claim Tag value, read. The width (n) of this register can
be determined from reading the Claim Tag Set Register.
Default:
0x0
Bit-field Table
Bits
7
6
5
4
3
2
1
0
Name
None [7:4]
TAG [3:0]
Bits
15
14
13
12
11
10
9
8
Name
None [15:8]
Bits
23
22
21
20
19
18
17
16
Name
None [23:16]
Bits
31
30
29
28
27
26
25
24
Name
None [31:24]
Bit-fields
Bits Name
SW
HW
Default or
Enum
Description
0:3
TAG
RW1C
R
0
A bit programmable register bank that is zero at reset.
626
2022-04-18
TRAVEO™ T2G Automotive MCU: TVII-B-E-4M body controller entry registers