Technical Reference Manual
002-29852 Rev. *B
14.2.7 FLASHC_FM_SRAM_ECC_CTL2
Description:
eCT Flash SRAM ECC control 2
Address:
0x402402B8
Offset:
0x2B8
Retention:
Not Retained
IsDeepSleep:
No
Comment:
Default:
0x0
Bit-field Table
Bits
7
6
5
4
3
2
1
0
Name
CORRECTED_DATA [7:0]
Bits
15
14
13
12
11
10
9
8
Name
CORRECTED_DATA [15:8]
Bits
23
22
21
20
19
18
17
16
Name
CORRECTED_DATA [23:16]
Bits
31
30
29
28
27
26
25
24
Name
CORRECTED_DATA [31:24]
Bit-fields
Bits Name
SW
HW
Default or
Enum
Description
0:31
CORRECTED_DATA
R
W
0
32-bit corrected data output of the ECC syndrome
logic.
944
2022-04-18
TRAVEO™ T2G Automotive MCU: TVII-B-E-4M body controller entry registers