Technical Reference Manual
002-29852 Rev. *B
2.3.9.6.33 CANFD_CH_RXESC
Description:
Rx Buffer / FIFO Element Size Configuration
Address:
0x405200BC
Offset:
0xBC
Retention:
Retained
IsDeepSleep:
No
Comment:
Protected Write.
Default:
0x0
Bit-field Table
Bits
7
6
5
4
3
2
1
0
Name
None [7:7]
F1DS [6:4]
None [3:3]
F0DS [2:0]
Bits
15
14
13
12
11
10
9
8
Name
None [15:11]
RBDS [10:8]
Bits
23
22
21
20
19
18
17
16
Name
None [23:16]
Bits
31
30
29
28
27
26
25
24
Name
None [31:24]
Bit-fields
Bits Name
SW
HW
Default or
Enum
Description
0:2
F0DS
RW
R
0
Rx FIFO 0 Data Field Size
000= 8 byte data field
001= 12 byte data field
010= 16 byte data field
011= 20 byte data field
100= 24 byte data field
101= 32 byte data field
110= 48 byte data field
111= 64 byte data field
4:6
F1DS
RW
R
0
Rx FIFO 1 Data Field Size
000= 8 byte data field
001= 12 byte data field
010= 16 byte data field
011= 20 byte data field
100= 24 byte data field
101= 32 byte data field
110= 48 byte data field
111= 64 byte data field
8:10
RBDS
RW
R
0
Rx Buffer Data Field Size
000= 8 byte data field
001= 12 byte data field
010= 16 byte data field
011= 20 byte data field
100= 24 byte data field
101= 32 byte data field
110= 48 byte data field
111= 64 byte data field
90
2022-04-18
TRAVEO™ T2G Automotive MCU: TVII-B-E-4M body controller entry registers