Technical Reference Manual
002-29852 Rev. *B
24.1.20 SFLASH_SRSS_PWR_OFFSET
Description:
SRSS_PWR_OFFSET
Address:
0x17000730
Offset:
0x730
Retention:
Retained
IsDeepSleep:
No
Comment:
Default:
0x0
Bit-field Table
Bits
7
6
5
4
3
2
1
0
Name
None [7:5]
PMIC_VADJ_OFFSET [4:0]
Bits
15
14
13
12
11
10
9
8
Name
None [15:13]
REGHC_TRANS_VADJ_OFFSET [12:8]
Bits
23
22
21
20
19
18
17
16
Name
None [23:16]
Bits
31
30
29
28
27
26
25
24
Name
None [31:24]
Bit-fields
Bits Name
SW
HW
Default or
Enum
Description
0:4
PMIC_VADJ_OFFSET
RW
X
Die-specific offset for VADJ when using it for feedback
to an external PMIC
8:12
REGHC_TRANS_VADJ
_OFFSET
RW
X
Die-specific offset for VADJ when using REGHC with
external transistor
1582
2022-04-18
TRAVEO™ T2G Automotive MCU: TVII-B-E-4M body controller entry registers