Technical Reference Manual
002-29852 Rev. *B
15.25.7.9 GPIO_PRT_INTR_SET
Description:
Port interrupt set register
Address:
0x40310020
Offset:
0x20
Retention:
Retained
IsDeepSleep:
No
Comment:
Allows firmware or debugger to set interrupt bits in the INTR register by writing a '1' to the
corresponding bit field. When read, returns the same value as the INTR register.
Default:
0x0
Bit-field Table
Bits
7
6
5
4
3
2
1
0
Name
EDGE7
[7:7]
EDGE6
[6:6]
EDGE5
[5:5]
EDGE4
[4:4]
EDGE3
[3:3]
EDGE2
[2:2]
EDGE1
[1:1]
EDGE0
[0:0]
Bits
15
14
13
12
11
10
9
8
Name
None [15:9]
FLT_EDGE
[8:8]
Bits
23
22
21
20
19
18
17
16
Name
None [23:16]
Bits
31
30
29
28
27
26
25
24
Name
None [31:24]
Bit-fields
Bits Name
SW
HW
Default or
Enum
Description
0
EDGE0
RW1S
A
0
Sets edge detect interrupt for IO pin 0
'0': Interrupt state not affected
'1': Interrupt set
1
EDGE1
RW1S
A
0
Sets edge detect interrupt for IO pin 1
2
EDGE2
RW1S
A
0
Sets edge detect interrupt for IO pin 2
3
EDGE3
RW1S
A
0
Sets edge detect interrupt for IO pin 3
4
EDGE4
RW1S
A
0
Sets edge detect interrupt for IO pin 4
5
EDGE5
RW1S
A
0
Sets edge detect interrupt for IO pin 5
6
EDGE6
RW1S
A
0
Sets edge detect interrupt for IO pin 6
7
EDGE7
RW1S
A
0
Sets edge detect interrupt for IO pin 7
8
FLT_EDGE
RW1S
A
0
Sets edge detect interrupt for filtered pin selected by
INTR_CFG.FLT_SEL
1004
2022-04-18
TRAVEO™ T2G Automotive MCU: TVII-B-E-4M body controller entry registers