Technical Reference Manual
002-29852 Rev. *B
Bits Name
SW
HW
Default or
Enum
Description
26:27 SSEL
RW
R
0
Selects one of the four incoming/outgoing SPI slave
select signals:
- 0: Slave 0, SSEL[0].
- 1: Slave 1, SSEL[1].
- 2: Slave 2, SSEL[2].
- 3: Slave 3, SSEL[3].
SCB block should be disabled when changes are
made to this field.
31
MASTER_MODE
RW
R
0
Master ('1') or slave ('0') mode. In master mode,
transmission will commence on availability of data
frames in the TX FIFO. In slave mode, when selected
and there is no data frame in the TX FIFO, the slave
will transmit all '1's. In both master and slave modes,
received data frames will be lost if the RX FIFO is full.
1394
2022-04-18
TRAVEO™ T2G Automotive MCU: TVII-B-E-4M body controller entry registers