Technical Reference Manual
002-29852 Rev. *B
8.5.3.18 DMAC_CH_INTR_MASK
Description:
Interrupt mask
Address:
0x402A1088
Offset:
0x88
Retention:
Retained
IsDeepSleep:
No
Comment:
Default:
0x0
Bit-field Table
Bits
7
6
5
4
3
2
1
0
Name
DESCR
_BUS
_ERROR
[7:7]
ACTIVE
_CH
_DISABLED
[6:6]
CURR_PTR
_NULL [5:5]
DST
_MISAL
[4:4]
SRC
_MISAL
[3:3]
DST_BUS
_ERROR
[2:2]
SRC_BUS
_ERROR
[1:1]
COMPLETIO
N [0:0]
Bits
15
14
13
12
11
10
9
8
Name
None [15:8]
Bits
23
22
21
20
19
18
17
16
Name
None [23:16]
Bits
31
30
29
28
27
26
25
24
Name
None [31:24]
Bit-fields
Bits Name
SW
HW
Default or
Enum
Description
0
COMPLETION
RW
R
0
Mask for INTR.COMPLETION interrupt.
1
SRC_BUS_ERROR
RW
R
0
Mask for INTR.SRC_BUS_ERROR interrupt.
2
DST_BUS_ERROR
RW
R
0
Mask for INTR.DST_BUS_ERROR interrupt.
3
SRC_MISAL
RW
R
0
Mask for INTR.SRC_MISAL interrupt.
4
DST_MISAL
RW
R
0
Mask for INTR.DST_MISAL interrupt.
5
CURR_PTR_NULL
RW
R
0
Mask for INTR.CURR_PTR_NULL interrupt.
6
ACTIVE_CH_DISABLED
RW
R
0
Mask for INTR.ACTIVE_CH_DISABLED interrupt.
7
DESCR_BUS_ERROR
RW
R
0
Mask for INTR.DESCR_BUS_ERROR interrupt.
825
2022-04-18
TRAVEO™ T2G Automotive MCU: TVII-B-E-4M body controller entry registers