![GigaDevice Semiconductor GD32E23 Series Скачать руководство пользователя страница 14](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794014.webp)
GD32E23x User Manual
14
Figure 14-1. Advanced timer block diagram
.......................................................................... 234
Figure 14-2. Timing chart of internal clock divided by 1
...................................................... 235
Figure 14-3. Timing chart of PSC value change from 0 to 2
................................................ 236
Figure 14-4. Timing chart of up counting mode, PSC=0/2
................................................... 237
Figure 14-5. Timing chart of up counting mode, change TIMERx_CAR on the go
Figure 14-6. Timing chart of down counting mode, PSC=0/2
.............................................. 239
Figure 14-7. Timing chart of down counting mode, change TIMERx_CAR on the go
Figure 14-8. Timing chart of center-aligned counting mode
................................................ 241
Figure 14-9. Repetition counter timing chart of center-aligned counting mode
Figure 14-10. Repetition counter timing chart of up counting mode
.................................. 242
Figure 14-11. Repetition counter timing chart of down counting mode
............................. 243
Figure 14-12. Channel input capture principle
...................................................................... 244
Figure 14-13. Channel output compare principle (with complementary output, x=0,1,2)
Figure 14-14. Channel output compare principle (CH3_O)
.................................................. 245
Figure 14-15. Output-compare in three modes
...................................................................... 247
Figure 14-16. Timing chart of EAPWM
.................................................................................... 248
Figure 14-17. Timing chart of CAPWM
.................................................................................... 248
Figure 14-18. Complementary output with dead time insertion
.......................................... 251
Figure 14-19. Output behavior of the channel in response to a break (the break high active)
Figure 14-20. Counter behavior with CI0FE0 polarity non-inverted in mode 2
Figure 14-21. Counter behavior with CI0FE0 polarity inverted in mode 2
.......................... 253
Figure 14-22. Hall sensor is used to BLDC motor
................................................................. 254
Figure 14-23. Hall sensor timing between two timers
........................................................... 255
Figure 14-27. Single pulse mode TIMERx_CHxCV=4, TIMERx_CAR=99
............................ 258
Figure 14-28. TIMER0 Master/Slave mode timer example
.................................................... 259
Figure 14-29. Triggering TIMER0 with enable signal of TIMER2
.......................................... 260
30. Triggering TIMER0 and TIMER2 with TIMER2’s CI0 input
............................. 261
Figure 14-31. General Level 0 timer block diagram
.............................................................. 291
Figure 14-32. Timing chart of internal clock divided by 1
.................................................... 292
Figure 14-33. Timing chart of PSC value change from 0 to 2
.............................................. 293
Figure 14-34. Timing chart of up counting mode, PSC=0/2
................................................. 294
Figure 14-35. Timing chart of up counting mode, change TIMERx_CAR on the go.
Figure 14-36. Timing chart of down counting mode, PSC=0/2
............................................ 296
Figure 14-37. Timing chart of down counting mode, change TIMERx_CAR on the go.
Figure 14-38. Timing chart of center-aligned counting mode
.............................................. 298
Figure 14-39. Channel input capture principle
...................................................................... 299
Figure 14-40. Channel output compare principle (x=0,1,2,3)
............................................... 300
Figure 14-41. Output-compare under three modes
............................................................... 301
Figure 14-42. Timing chart of EAPWM
.................................................................................... 302
Figure 14-43. Timing chart of CAPWM
.................................................................................... 303