![GigaDevice Semiconductor GD32E23 Series Скачать руководство пользователя страница 369](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794369.webp)
GD32E23x User Manual
369
After these bits have been written, they are updated based when commutation
event coming.
When a channel does not have a complementary output, this bit has no effect.
Slave mode configuration register (TIMERx_SMCFG)
Address offset: 0x08
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
MSM
TRGS[2:0]
Reserved
SMC[2:0]
rw
rw
rw
Bits
Fields
Descriptions
31:8
Reserved
Must be kept at reset value
7
MSM
Master-slave mode
This bit can be used to synchronize selected timers to begin counting at the same
time. The TRGI is used as the start event, and through TRGO, timers are
connected together.
0: Master-slave mode disable
1: Master-slave mode enable
6:4
TRGS[2:0]
Trigger selection
This bit-field specifies which signal is selected as the trigger input, which is used to
synchronize the counter.
000: ITI0
001: ITI1
010: ITI2
011: ITI3
100: CI0 edge flag (CI0F_ED)
101: Channel 0 input filtered output (CI0FE0)
110: Channel 1 input filtered output (CI1FE1)
111: Reserved
These bits must not be changed when slave mode is enabled.
3
Reserved
Must be kept at reset value
2:0
SMC[2:0]
Slave mode control
000: Disable mode. The slave mode is disabled; The prescaler is clocked directly