![GigaDevice Semiconductor GD32E23 Series Скачать руководство пользователя страница 264](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794264.webp)
GD32E23x User Manual
264
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
ISO3
ISO2N
ISO2
ISO1N
ISO1
ISO0N
ISO0
TI0S
MMC[2:0]
DMAS
CCUC
Reserved
CCSE
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:15
Reserved
Must be kept at reset value
14
ISO3
Idle state of channel 3 output
Refer to ISO0 bit
13
ISO2N
Idle state of channel 2 complementary output
Refer to ISO0N bit
12
ISO2
Idle state of channel 2 output
Refer to ISO0 bit
11
ISO1N
Idle state of channel 1 complementary output
Refer to ISO0N bit
10
ISO1
Idle state of channel 1 output
Refer to ISO0 bit
9
ISO0N
Idle state of channel 0 complementary output
0: When POEN bit is reset, CH0_ON is set low.
1: When POEN bit is reset, CH0_ON is set high
This bit can be modified only when PROT [1:0] bits in TIMERx_CCHP register is
00.
8
ISO0
Idle state of channel 0 output
0: When POEN bit is reset, CH0_O is set low.
1: When POEN bit is reset, CH0_O is set high
The CH0_O output changes after a dead-time if CH0_ON is implemented. This bit
can be modified only when PROT [1:0] bits in TIMERx_CCHP register is 00.
7
TI0S
Channel 0 trigger input selection
0: The TIMERx_CH0 pin input is selected as channel 0 trigger input.
1: The result of combinational XOR of TIMERx_CH0, CH1 and CH2 pins is
selected as channel 0 trigger input.
6:4
MMC[2:0]
Master mode control
These bits control the selection of TRGO signal, which is sent in master mode to
slave timers for synchronization function.
000:
When a counter reset event occurs, a TRGO trigger signal is output. The
counter resert source:
Master timer generate a reset
the UPG bit in the TIMERx_SWEVG register is set