![GigaDevice Semiconductor GD32E23 Series Скачать руководство пользователя страница 84](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794084.webp)
GD32E23x User Manual
84
Set by software to select the CK_SYS source. Because the change of CK_SYS
has inherent latency, software should read SCSS to confirm whether the switching
is complete or not. The switch will be forced to IRC8M when leaving Deep-sleep
and Standby mode or by HXTAL clock monitor when the HXTAL failure is detected
and the HXTAL is selected as the clock source of CK_SYS or PLL.
00: Select CK_IRC8M as the CK_SYS source
01: Select CK_HXTAL as the CK_SYS source
10: Select CK_PLL as the CK_SYS source
11: Reserved
4.3.3.
Interrupt register (RCU_INT)
Address offset: 0x08
Reset value: 0x0000 0000
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
CKMIC
Reserved
IRC28M
STBIC
PLL
STBIC
HXTAL
STBIC
IRC8M
STBIC
LXTAL
STBIC
IRC40K
STBIC
w
w
w
w
w
w
w
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
IRC28M
STBIE
PLL
STBIE
HXTAL
STBIE
IRC8M
STBIE
LXTAL
STBIE
IRC40K
STBIE
CKMIF
Reserved
IRC28M
STBIF
PLL
STBIF
HXTAL
STBIF
IRC8M
STBIF
LXTAL
STBIF
IRC40K
STBIF
rw
rw
rw
rw
rw
rw
r
r
r
r
r
r
r
Bits
Fields
Descriptions
31:24
Reserved
Must be kept at reset value.
23
CKMIC
HXTAL clock stuck interrupt clear
Write 1 by software to reset the CKMIF flag.
0: Not reset CKMIF flag
1: Reset CKMIF flag
22
Reserved
Must be kept at reset value.
21
IRC28MSTBIC
IRC28M stabilization interrupt clear
Write 1 by software to reset the IRC28MSTBIF flag.
0: Not reset IRC28MSTBIF flag
1: Reset IRC28MSTBIF flag
20
PLLSTBIC
PLL stabilization interrupt clear
Write 1 by software to reset the PLLSTBIF flag.
0: Not reset PLLSTBIF flag
1: Reset PLLSTBIF flag