![GigaDevice Semiconductor GD32E23 Series Скачать руководство пользователя страница 311](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794311.webp)
GD32E23x User Manual
311
11
CH2DEN
Channel 2 capture/compare DMA request enable
0: disabled
1: enabled
10
CH1DEN
Channel 1 capture/compare DMA request enable
0: disabled
1: enabled
9
CH0DEN
Channel 0 capture/compare DMA request enable
0: disabled
1: enabled
8
UPDEN
Update DMA request enable
0: disabled
1: enabled
7
Reserved
Must be kept at reset value.
6
TRGIE
Trigger interrupt enable
0: disabled
1: enabled
5
Reserved
Must be kept at reset value.
4
CH3IE
Channel 3 capture/compare interrupt enable
0: disabled
1: enabled
3
CH2IE
Channel 2 capture/compare interrupt enable
0: disabled
1: enabled
2
CH1IE
Channel 1 capture/compare interrupt enable
0: disabled
1: enabled
1
CH0IE
Channel 0 capture/compare interrupt enable
0: disabled
1: enabled
0
UPIE
Update interrupt enable
0: disabled
1: enabled
Interrupt flag register (TIMERx_INTF)
Address offset: 0x10
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)