![GigaDevice Semiconductor GD32E23 Series Скачать руководство пользователя страница 16](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794016.webp)
GD32E23x User Manual
16
Figure 15-1. IFRP output timechart 1
...................................................................................... 427
Figure 15-2. IFRP output timechart 2
...................................................................................... 428
Figure 15-3. IFRP output timechart 3
...................................................................................... 428
Figure 16-1. USART module block diagram
........................................................................... 431
Figure 16-2. USART character frame (8 bits data and 1 stop bit)
........................................ 432
Figure 16-3.USART transmit procedure
................................................................................. 434
Figure 16-4.Oversampling method of a receive frame bit (OSB=0)
..................................... 435
Figure 16-5. Configuration step when using DMA for USART transmission
Figure 16-6. Configuration step when using DMA for USART reception
............................ 437
Figure 16-7. Hardware flow control between two USARTs
................................................... 437
Figure16-8. Hardware flow control
.......................................................................................... 438
Figure 16-9. Break frame occurs during idle state
................................................................ 439
Figure 16-10. Break frame occurs during a frame
................................................................. 440
Figure 16-11. Example of USART in synchronous mode
..................................................... 440
Figure 16-12. 8-bit format USART synchronous waveform (CLEN=1)
................................ 441
Figure 16-13. IrDA SIR ENDEC module
................................................................................... 441
Figure 16-14. IrDA data modulation
........................................................................................ 442
Figure 16-15. ISO7816-3 frame format
.................................................................................... 443
Figure 16-16. USART receive FIFO structure
......................................................................... 445
Figure 16-17. USART interrupt mapping diagram
................................................................. 447
Figure 17-1. I2C module block diagram
.................................................................................. 468
Figure 17-3. START and STOP signal
..................................................................................... 469
Figure 17-4. Clock synchronization
........................................................................................ 470
Figure 17-5. SDA line arbitration
............................................................................................. 470
Figure 17-6. I2C communication flow with 7-bit address
..................................................... 471
Figure 17-7. I2C communication flow with 10-bit address (Master Transmit)
Figure 17-8. I2C communication flow with 10-bit address (Master Receive)
Figure 17-9. Programming model for slave transmitting (10-bit address mode)
Figure 17-10. Programming model for slave receiving (10-bit address mode)
Figure 17-11. Programming model for master transmitting (10-bit address mode)
Figure 17-12. Programming model for master receiving using Solution A (10-bit
Figure 17-13. Programming model for master receiving mode using solution B (10-bit
Figure 18-1. Block diagram of SPI
........................................................................................... 497
Figure 18-2. SPI0 timing diagram in normal mode
................................................................ 498
Figure 18-3. SPI1 timing diagram in normal mode
................................................................ 499
Figure 18-4. SPI timing diagram in Quad-SPI mode (CKPL=1, CKPH=1, LF=0)
Figure 18-5. SPI1 data frame right-aligned diagram
............................................................. 500
Figure 18-6. Transmission and reception FIFO
..................................................................... 500
Figure 18-7. A typical full-duplex connection
........................................................................ 504
Figure 18-8. A typical simplex connection (Master: receive, Slave: transmit)
Figure 18-9. A typical simplex connection (Master: transmit only, Slave: receive)