![GigaDevice Semiconductor GD32E23 Series Скачать руководство пользователя страница 39](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794039.webp)
GD32E23x User Manual
39
and LVDT[2:0] in the PWR_CTL register are read only.
1
SRAM_PARITY_
ERROR_LOCK
SRAM parity check error lock
This bit is set by software and cleared by a system reset.
0: The SRAM parity check error is disconnected from the break input of
TIMER0/14/15/16.
1: The SRAM parity check error is connected from the break input of
TIMER0/14/15/16.
0
LOCKUP_LOCK
Cortex-M23 LOCKUP output lock
This bit is set by software and cleared by a system reset.
0: The Cortex-M23 LOCKUP output is disconnected from the break input of
TIMER0/14/15/16.
1: The Cortex-M23 LOCKUP output is connected from the break input of
TIMER0/14/15/16.
1.5.7.
IRQ Latency register (SYSCFG_CPU_IRQ_LAT)
Address offset: 0x100
Reset value: 0x0000 0000
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
IRQ_LATENCY
rw
Bits
Fields
Descriptions
31:8
Reserved
Must be kept at reset value
7:0
IRQ_LATENCY
IRQ_LATENCY specifies the minimum number of cycles between an interrupt that
becomes pended in the NVIC, and the vector fetch for that interrupt being issued
on the AHB-Lite interface.
If IRQ_LATENCY is set to 0, interrupts are taken as quickly as possible.
For non-zero values, the Cortex-M23 processor ensures that a minimum of
IRQ_1 hclk cycles exist between an interrupt becoming pended in the
NVIC and the vector fetch for the interrupt being performed.
1.6.
Device electronic signature
The device electronic signature contains memory density information and the 96-bit unique