![GigaDevice Semiconductor GD32E23 Series Скачать руководство пользователя страница 177](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794177.webp)
GD32E23x User Manual
177
17:15
SPT5[2:0]
Refer to SPT0[2:0] description
14:12
SPT4[2:0]
Refer to SPT0[2:0] description
11:9
SPT3[2:0]
Refer to SPT0[2:0] description
8:6
SPT2[2:0]
Refer to SPT0[2:0] description
5:3
SPT1[2:0]
Refer to SPT0[2:0] description
2:0
SPT0[2:0]
Channel sampling time
000: channel sampling time is 1.5 cycles
001: channel sampling time is 7.5 cycles
010: channel sampling time is 13.5 cycles
011: channel sampling time is 28.5 cycles
100: channel sampling time is 41.5 cycles
101: channel sampling time is 55.5 cycles
110: channel sampling time is 71.5 cycles
111: channel sampling time is 239.5 cycles
10.5.6.
Watchdog low threshold register (ADC_WDLT)
Address offset: 0x28
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
WDLT [11:0]
rw
Bits
Fields
Descriptions
31:12
Reserved
Must be kept at reset value.
11:0
WDLT[11:0]
Low threshold for analog watchdog
These bits define the low threshold for the analog watchdog.
10.5.7.
Routine sequence register 0 (ADC_RSQ0)
Address offset: 0x2C
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
RL [3:0]
RSQ15[4:1]