![GigaDevice Semiconductor GD32E23 Series Скачать руководство пользователя страница 99](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794099.webp)
GD32E23x User Manual
99
Bits
Fields
Descriptions
31:4
Reserved
Must be kept at reset value
3:0
PREDV[3:0]
CK_HXTAL divider previous PLL
This bit is set and reset by software. These bits can be written when PLL is disable
Note:
The bit 0 of PREDV is same as bit 17 of RCU_CFG0, so modifying bit 17 of
RCU_CFG0 also modifies bit 0 of RCU_CFG1.
The CK_HXTAL is divided by (PREDV + 1).
0000: input to PLL not divided
0001: input to PLL divided by 2
0010: input to PLL divided by 3
0011: input to PLL divided by 4
0100: input to PLL divided by 5
0101: input to PLL divided by 6
0110: input to PLL divided by 7
0111: input to PLL divided by 8
1000: input to PLL divided by 9
1001: input to PLL divided by 10
1010: input to PLL divided by 11
1011: input to PLL divided by 12
1100: input to PLL divided by 13
1101: input to PLL divided by 14
1110: input to PLL divided by 15
1111: input to PLL divided by 16
4.3.13.
Configuration register 2 (RCU_CFG2)
Address offset: 0x30
Reset value: 0x0000 0000
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
ADCPS
C[2]
Reserved
IRC28MD
IV
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
ADCSEL
Reserved
USART0SEL[1:0]
rw
rw
Bits
Fields
Descriptions
31
ADCPSC[2]
Bit 2 of ADCPSC
see bits 15:14 of RCU_CFG0
30:17
Reserved
Must be kept at reset value