![GigaDevice Semiconductor GD32E23 Series Скачать руководство пользователя страница 23](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794023.webp)
GD32E23x User Manual
23
Figure 1-2. Series system architecture of GD32E23x series
A
H
B
B
U
S
NVIC
TPIU
SW
Flash
Memory
Controller
Flash
Memory
A
H
B
M
a
tri
x
SRAM
Controller
SRAM
AHB to APB
Bridge 2
GP DMA
5chs
USART0
SPI0/I2S0
ADC
TIMER16
12-bit
SAR ADC
ARM Cortex-M23
Processor
F
max
: 72MHz
POR/PDR
PLL
Fmax: 72MHz
LDO
1.2V
IRC8M
8MHz
HXTAL
4-32MHz
LVD
EXTI
TIMER0
AHB1: Fma x = 72MHz
AHB to APB
Bridge 1
CRC
RST/CLK
Controller
AHB2: Fma x = 72MHz
GPIO Ports
A, B, C, F
IRC28M
28MHz
CMP
SYS Config
TIMER14
TIMER15
APB
2
:
F
m
a
x
=
72
M
H
z
Powered by LDO (1.2V)
CMP
WWDGT
APB
1
:
F
m
a
x
=
72
M
H
z
TIMER5
SPI1
I2C0
RTC
FWDGT
PMU
I2C1
TIMER13
TIMER2
Powered by V
DD
/V
DDA
IRC40K
40KHz
USART1
1.3.
Memory map
Program memory, data memory, registers and I/O ports are organized within the same linear
4-Gbyte address space which is the maximum address range of the Cortex
®
-M23 since it
has a 32-bit bus address width. Additionally, a pre-defined memory map is provided by the
Cortex
®
-M23 processor to reduce the software complexity of repeated implementation of
different device vendors. However, some regions are used by the Arm
®
Cortex
®
-M23 system
peripherals. The following figure shows the memory map of GD32E23x
series, including