![GigaDevice Semiconductor GD32E23 Series Скачать руководство пользователя страница 70](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794070.webp)
GD32E23x User Manual
70
RTC Tamper event, RTC alarm event
,
RTC Time Stamp event
This bit is cleared only by a POR / PDR or by setting the WURST bit in the
PMU_CTL register.
For GD32E231xx devices
Address offset: 0x04
Reset value: 0x0000 0000 (not reset by wakeup from Standby mode)
This register can be accessed by half-word(16-bit) or word(32-bit).
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved WUPEN6 WUPEN5
Reserved
WUPEN0
Reserved
LVDF
STBF
WUF
rw
rw
rw
r
r
r
Bits
Fields
Descriptions
31:15
Reserved
Must be kept at reset value
14
WUPEN6
WKUP Pin6 (PB15) Enable
0: Disable WKUP pin6 function
1: Enable WKUP pin6 function
If WUPEN6 is set before entering the power saving mode, a rising edge on the
WKUP pin6 wakes up the system from the power saving mode. As the WKUP pin6
is active high, the WKUP pin6 is internally configured to input pull down mode. And
set this bit will trigger a wakeup event when the input is already high.
13
WUPEN5
WKUP Pin5 (PB5) Enable
0: Disable WKUP pin5 function
1: Enable WKUP pin5 function
If WUPEN5 is set before entering the power saving mode, a rising edge on the
WKUP pin5 wakes up the system from the power saving mode. As the WKUP pin5
is active high, the WKUP pin5 is internally configured to input pull down mode. And
set this bit will trigger a wakeup event when the input is already high.
12:10
Reserved
Must be kept at reset value.
9
Reserved
Must be kept at reset value.
8
WUPEN0
WKUP Pin 0 (PA0) Enable
0: Disable WKUP pin0 function
1: Enable WKUP pin0 function
If WUPEN0 is set before entering the power saving mode, a rising edge on the
WKUP pin0 wakes up the system from the power saving mode. As the WKUP pin0
is active high, the WKUP pin0 is internally configured to input pull down mode. And