![GigaDevice Semiconductor GD32E23 Series Скачать руководство пользователя страница 93](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794093.webp)
GD32E23x User Manual
93
1: Enabled System configuration and comparator clock
4.3.8.
APB1 enable register (RCU_APB1EN)
Address offset:0x1C
Reset value: 0x0000 0000
This register can be accessed by byte(8-bit), half-word(16-bit) and word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
PMUEN
Reserved
I2C1EN
I2C0EN
Reserved
USART1
EN
Reserved
rw
rw
rw
rw
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved SPI1EN
Reserved
WWDGT
EN
Reserved
TIMER13E
N
Reserved
TIMER5E
N
Reserved
TIMER2E
N
Reserved
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:29
Reserved
Must be kept at reset value
28
PMUEN
Power interface clock enable
This bit is set and reset by software.
0: Disabled Power interface clock
1: Enabled Power interface clock
27:23
Reserved
Must be kept at reset value
22
I2C1EN
I2C1 clock enable
This bit is set and reset by software.
0: Disabled I2C1 clock
1: Enabled I2C1 clock
21
I2C0EN
I2C0 clock enable
This bit is set and reset by software.
0: Disabled I2C0 clock
1: Enabled I2C0 clock
20:18
Reserved
Must be kept at reset value
17
USART1EN
USART1 clock enable
This bit is set and reset by software.
0: Disabled USART1 clock
1: Enabled USART1 clock
16:15
Reserved
Must be kept at reset value
14
SPI1EN
SPI1 clock enable