![GigaDevice Semiconductor GD32E23 Series Скачать руководство пользователя страница 338](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794338.webp)
GD32E23x User Manual
338
14.3.5.
TIMERx registers(x=13)
TIMER13 base address: 0x4000 2000
Control register 0 (TIMERx_CTL0)
Address offset: 0x00
Reset value: 0x0000 0000
This register has to be accessed by word(32-bit)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Reserved
CKDIV[1:0]
ARSE
Reserved
UPS
UPDIS
CEN
rw
rw
rw
rw
rw
Bits
Fields
Descriptions
31:10
Reserved
Must be kept at reset value
9:8
CKDIV[1:0]
Clock division
The CKDIV bits can be configured by software to specify division factor between
the CK_TIMER and the dead-time and digital filter sample clock (DTS).
00: f
DTS
=f
CK_TIMER
01: f
DTS
= f
CK_TIMER
/2
10: f
DTS
= f
CK_TIMER
/4
11: Reserved
7
ARSE
Auto-reload shadow enable
0: The shadow register for TIMERx_CAR register is disabled
1: The shadow register for TIMERx_CAR register is enabled
6:3
Reserved
Must be kept at reset value.
2
UPS
Update source
This bit is used to select the update event sources by software.
0: These events generate update interrupts or DMA requests:
The UPG bit is set
The counter generates an overflow or underflow event
The restart mode generates an update event.
1: This event generates update interrupts or DMA requests:
The counter generates an overflow or underflow event
1
UPDIS
Update disable.
This bit is used to enable or disable the update event generation.
0: Update event enable. When an update event occurs, the corresponding shadow
registers are loaded with their preloaded values. These events generate update