![GigaDevice Semiconductor GD32E23 Series Скачать руководство пользователя страница 78](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794078.webp)
GD32E23x User Manual
78
Clock Source Selection bits
Clock Source
101
CK_IRC8M
110
CK_HXTAL
111
CK_PLL or CK_PLL/2
The CK_OUT frequency can be reduced by a configurable binary divider, controlled by the
CKOUTDIV[2:0] bits, in the configuration register 0(RCU_CFG0).
Deep-sleep mode clock control
When the MCU is in Deep-sleep mode, the USART0 can wake up the MCU, when their clock
is provided by LXTAL clock and LXTAL clock is enable.
If the USART0 clock is selected IRC8M clock in Deep-sleep mode, they have capable of
open IRC8M clock or close IRC8M clock, which used to the USART0 to wake up the
Deep-sleep mode.
Voltage control
The core domain voltage in Deep-sleep mode can be controlled by DSLPVS[1:0] bits in the
Deep-sleep mode voltage register (RCU_DSV).
Table 4-2. Core domain voltage selected in Deep-sleep mode -
DSLPVS[1:0]
Deep-sleep mode voltage(V)
00
1.0
01
0.9
10
0.8
11
1.2
The RCU_DSV register are protected by voltage key register (RCU_VKEY). Only after write
0x1A2B3C4D to the RCU_VKEY register, the RCU_DSV register can be write.