![GigaDevice Semiconductor GD32E23 Series Скачать руководство пользователя страница 13](http://html.mh-extra.com/html/gigadevice-semiconductor/gd32e23-series/gd32e23-series_user-manual_2225794013.webp)
GD32E23x User Manual
13
List of Figures
Figure 1-1. The structure of the Cortex
......................................................... 22
Figure 1-2. Series system architecture of GD32E23x series
.................................................. 23
Figure 2-1. Process of page erase operation
........................................................................... 46
Figure 2-2. Process of the mass erase operation
................................................................... 47
Figure 2-3. Process of the word programming operation
...................................................... 49
Figure 3-1. Power supply overview
........................................................................................... 61
Figure 3-2. Waveform of the POR / PDR
................................................................................... 63
Figure 3-3. Waveform of the LVD threshold
............................................................................. 63
Figure 4-1. The system reset circuit
......................................................................................... 73
Figure 4-3. HXTAL clock source
................................................................................................ 75
Figure 5-1. Block diagram of EXTI
.......................................................................................... 106
Figure 6-1. Basic structure of of a general-pupose I/O
.......................................................... 114
Figure 6-2. Basic structure of Input configuration
................................................................. 116
Figure 6-3. Basic structure of Output configuration
.............................................................. 116
Figure 6-4. Basic structure of Analog configuration
............................................................. 117
Figure 6-5. Basic structure of Alternate function configuration
........................................... 117
Figure 7-1. Block diagram of CRC calculation unit
............................................................... 132
Figure 8-1. Block diagram of DMA
.......................................................................................... 139
Figure 8-2. Handshake mechanism
......................................................................................... 141
Figure 8-3. DMA interrupt logic
............................................................................................... 144
Figure 8-4. DMA request mapping
.......................................................................................... 145
Figure 10-1. ADC module block diagram
................................................................................ 161
Figure 10-2. Single operation mode
........................................................................................ 162
Figure 10-3. Continuous operation mode
.............................................................................. 163
Figure 10-4. Scan operation mode, continuous disable
....................................................... 164
Figure 10-5. Scan operation mode, continuous enable
........................................................ 164
Figure 10-6. Discontinuous operation mode
......................................................................... 165
Figure 10-7. Data storage mode of 12-bit resolution
............................................................ 166
Figure 10-8. Data storage mode of 10-bit resolution
............................................................ 166
Figure 10-9. Data storage mode of 8-bit resolution
.............................................................. 166
Figure 10-10. Data storage mode of 6-bit resolution
............................................................ 166
Figure 10-11. 20-bit to 16-bit result truncation
....................................................................... 169
Figure 10-12. A numerical example with 5-bit shifting and rounding
................................. 170
Figure 11-1. CMP block diagram
.............................................................................................. 183
Figure 12-1. Free watchdog block diagram
............................................................................ 188
Figure 12-2. Window watchdog timer block diagram
........................................................... 195
Figure 12-3. Window watchdog timing diagram
.................................................................... 196
Figure 13-1. Block diagram of RTC
......................................................................................... 200